Embedded systems : hardware, design, and implementation / by Krzysztof Iniewski.
"The book begins with an introduction of embedded computing systems, honing in on system on a chip (SoCs), multi-processor System-on-Chip (MPSoCs) and Network operation centers (NoCs). It covers on-chip integration of software and custom hardware accelerators, as well as fabric flexibility, cus...
Saved in:
Online Access: |
Full Text (via Wiley) |
---|---|
Other Authors: | |
Format: | eBook |
Language: | English |
Published: |
Hoboken, New Jersey :
John Wiley & Sons, Inc.,
[2012]
|
Subjects: |
MARC
LEADER | 00000cam a2200000xi 4500 | ||
---|---|---|---|
001 | b12215887 | ||
003 | CoU | ||
005 | 20220513050510.0 | ||
006 | m o d | ||
007 | cr ||||||||||| | ||
008 | 121016s2012 nju ob 001 0 eng | ||
010 | |a 2012042415 | ||
019 | |a 820818807 |a 841170764 |a 842840042 |a 864913710 |a 927508386 |a 966516130 |a 1121213576 | ||
020 | |a 9781118468647 |q (ePub) | ||
020 | |a 1118468643 |q (ePub) | ||
020 | |a 9781118468616 |q (Adobe PDF) | ||
020 | |a 1118468619 |q (Adobe PDF) | ||
020 | |a 9781118468630 |q (MobiPocket) | ||
020 | |a 1118468635 |q (MobiPocket) | ||
020 | |a 9781118468654 |q (electronic bk.) | ||
020 | |a 1118468651 |q (electronic bk.) | ||
020 | |a 1118352157 | ||
020 | |a 9781118352151 | ||
020 | |a 9781283735643 |q (MyiLibrary) | ||
020 | |a 1283735644 |q (MyiLibrary) | ||
020 | |z 9781118352151 |q (hardback) | ||
024 | 8 | |a 9781118468647 | |
028 | 0 | 1 | |a EB00063704 |b Recorded Books |
035 | |a (OCoLC)wol813301166 | ||
035 | |a (OCoLC)813301166 |z (OCoLC)820818807 |z (OCoLC)841170764 |z (OCoLC)842840042 |z (OCoLC)864913710 |z (OCoLC)927508386 |z (OCoLC)966516130 |z (OCoLC)1121213576 | ||
040 | |a DLC |b eng |e rda |e pn |c DLC |d YDX |d N$T |d EBLCP |d UIU |d DG1 |d YDXCP |d E7B |d CDX |d UMI |d COO |d UBY |d DEBSZ |d RECBK |d OCLCF |d S4S |d OCLCO |d OCLCQ |d OCLCO |d LIP |d MERUC |d OCLCQ |d ZCU |d OCLCQ |d UUM |d OCLCQ |d ICG |d INT |d OCLCQ |d U3W |d OCLCQ |d DKC |d OCLCQ |d OTZ |d OCLCQ |d OCLCO | ||
042 | |a pcc | ||
049 | |a GWRE | ||
050 | 0 | 0 | |a TK7895.E42 |
245 | 0 | 0 | |a Embedded systems : |b hardware, design, and implementation / |c by Krzysztof Iniewski. |
264 | 1 | |a Hoboken, New Jersey : |b John Wiley & Sons, Inc., |c [2012] | |
300 | |a 1 online resource. | ||
336 | |a text |b txt |2 rdacontent. | ||
337 | |a computer |b c |2 rdamedia. | ||
338 | |a online resource |b cr |2 rdacarrier. | ||
347 | |a text file. | ||
504 | |a Includes bibliographical references and index. | ||
505 | 0 | |a Title page -- Copyright page -- Contents -- Preface -- Contributors -- 1: Low Power Multicore Processors for Embedded Systems -- 1.1 Multicore Chip with Highly Efficient Cores -- 1.2 SuperH™ RISC Engine Family (SH) Processor Cores -- 1.2.1 History of SH Processor Cores -- 1.2.2 Highly Efficient ISA -- 1.2.3 Asymmetric In-Order Dual-Issue Superscalar Architecture -- 1.3 SH-X: A Highly Efficient CPU Core -- 1.3.1 Microarchitecture Selections -- 1.3.2 Improved Superpipeline Structure -- 1.3.3 Branch Prediction and Out-of-Order Branch Issue -- 1.3.4 Low Power Technologies -- 1.3.5 Performance and Efficiency Evaluations -- 1.4 SH-X FPU: A Highly Efficient FPU -- 1.4.1 FPU Architecture of SH Processors -- 1.4.2 Implementation of SH-X FPU -- 1.4.3 Performance Evaluations with 3D Graphics Benchmark -- 1.5 SH-X2: Frequency and Efficiency Enhanced Core -- 1.5.1 Frequency Enhancement -- 1.5.2 Low Power Technologies -- 1.6 SH-X3: Multicore Architecture Extension -- 1.6.1 SH-X3 Core Specifications -- 1.6.2 Symmetric and Asymmetric Multiprocessor Support -- 1.6.3 Core Snoop Sequence Optimization -- 1.6.4 Dynamic Power Management -- 1.6.5 RP-1 Prototype Chip -- 1.6.6 RP-2 Prototype Chip -- 1.7 SH-X4: ISA and Address Space Extension -- 1.7.1 SH-X4 Core Specifications -- 1.7.2 Efficient ISA Extension -- 1.7.3 Address Space Extension -- 1.7.4 Data Transfer Unit -- 1.7.5 RP-X Prototype Chip -- References -- 2: Special-Purpose Hardware for Computational Biology -- 2.1 Molecular Dynamics Simulations on Graphics Processing Units -- 2.1.1 Molecular Mechanics Force Fields -- 2.1.2 Graphics Processing Units for MD Simulations -- 2.2 Special-Purpose Hardware and Network Topologies for MD Simulations -- 2.2.1 High-Throughput Interaction Subsystem -- 2.2.2 Hardware Description of the Flexible Subsystem -- 2.2.3 Performance and Conclusions. | |
505 | 8 | |a 2.3 Quantum MC Applications on Field-Programmable Gate Arrays -- 2.3.1 Energy Computation and WF Kernels -- 2.3.2 Hardware Architecture -- 2.3.3 PE and WF Computation Kernels -- 2.4 Conclusions and Future Directions -- References -- 3: Embedded GPU Design -- 3.1 Introduction -- 3.2 System Architecture -- 3.3 Graphics Modules Design -- 3.3.1 RISC Processor -- 3.3.2 Geometry Processor -- 3.3.3 Rendering Engine -- 3.4 System Power Management -- 3.4.1 Multiple Power-Domain Management -- 3.4.2 Power Management Unit -- 3.5 Implementation Results -- 3.5.1 Chip Implementation -- 3.5.2 Comparisons -- 3.6 Conclusion -- References -- 4: Low-Cost VLSI Architecture for Random Block-Based Access of Pixels in Modern Image Sensors -- 4.1 Introduction -- 4.2 The DVP Interface -- 4.3 The iBRIDGE-BB Architecture -- 4.3.1 Configuring the iBRIDGE-BB -- 4.3.2 Operation of the iBRIDGE-BB -- 4.3.3 Description of Internal Blocks -- 4.4 Hardware Implementation -- 4.4.1 Verification in Field-Programmable Gate Array -- 4.4.2 Application in Image Compression -- 4.4.3 Application-Specific Integrated Circuit (ASIC) Synthesis and Performance Analysis -- 4.5 Conclusion -- Acknowledgments -- References -- 5: Embedded Computing Systems on FPGAs -- 5.1 FPGA Architecture -- 5.2 FPGA Configuration Technology -- 5.2.1 Traditional SRAM-Based FPGAs -- 5.2.2 Flash-Based FPGAs -- 5.3 Software Support -- 5.3.1 Synthesis and Design Tools -- 5.3.2 OSs Support -- 5.4 Final Summary of Challenges and Opportunities for Embedded Computing Design on FPGAs -- References -- 6: FPGA-Based Emulation Support for Design Space Exploration -- 6.1 Introduction -- 6.2 State of the Art -- 6.2.1 FPGA-Only Emulation Techniques -- 6.2.2 FPGA-Based Cosimulation Techniques -- 6.2.3 FPGA-Based Emulation for DSE Purposes: A Limiting Factor. | |
505 | 8 | |a 6.3 A Tool for Energy-Aware FPGA-Based Emulation: The MADNESS Project Experience -- 6.3.1 Models for Prospective ASIC Implementation -- 6.3.2 Performance Extraction -- 6.4 Enabling FPGA-Based DSE: Runtime-Reconfigurable Emulators -- 6.4.1 Enabling Fast NoC Topology Selection -- 6.4.2 Enabling Fast ASIP Configuration Selection -- 6.5 Use Cases -- 6.5.1 Hardware Overhead Due to Runtime Configurability -- References -- 7: FPGA Coprocessing Solution for Real-Time Protein Identification Using Tandem Mass Spectrometry -- 7.1 Introduction -- 7.2 Protein Identification by Sequence Database Searching Using MS/MS Data -- 7.3 Reconfigurable Computing Platform -- 7.4 FPGA Implementation of the MS/MS Search Engine -- 7.4.1 Protein Database Encoding -- 7.4.2 Overview of the Database Search Engine -- 7.4.3 Search Processor Architecture -- 7.4.4 Performance -- 7.5 Summary -- Acknowledgments -- References -- 8: Real-Time Configurable Phase-Coherent Pipelines -- 8.1 Introduction and Purpose -- 8.1.1 Efficiency of Pipelined Computation -- 8.1.2 Direct Datapath (Systolic Array) -- 8.1.3 Custom Soft Processors -- 8.1.4 Implementation Framework (e.g., C to VHDL) -- 8.1.5 Multicore -- 8.1.6 Pipeline Data-Feeding Considerations -- 8.1.7 Purpose of Configurable Phase-Coherent Pipeline Approach -- 8.2 History and Related Methods -- 8.2.1 Issues in Tracking Data through Pipelines -- 8.2.2 Decentralized Tag-Based Control -- 8.2.3 Tags in Instruction Pipelines -- 8.2.4 Similar Techniques in Nonpipelined Applications -- 8.2.5 Development-Friendly Approach -- 8.3 Implementation Framework -- 8.3.1 Dynamically Configurable Pipeline -- 8.3.2 Phase Tag Control -- 8.3.3 Phase-Coherent Resource Allocation -- 8.4 Prototype Implementation -- 8.4.1 Coordinate Conversion and Regridding -- 8.4.2 Experimental Setup -- 8.4.3 Experimental Results -- 8.5 Assessment Compared with Related Methods. | |
505 | 8 | |a 12.4 Conclusion -- References -- 13: Advanced Encryption Standard (AES) Implementation in Embedded Systems -- 13.1 Introduction -- 13.2 Finite Field -- 13.2.1 Addition in Finite Field -- 13.2.2 Multiplication in Finite Field -- 13.3 The AES -- 13.3.1 Shift Rows/Inverse Shift Rows -- 13.3.2 Byte Substitution and Inverse Byte Substitution -- 13.3.3 Mix Columns/Inverse Mix Columns Steps -- 13.3.4 Key Expansion and Add Round Key Step -- 13.4 Hardware Implementations for AES -- 13.4.1 Composite Field Arithmetic S-BOX -- 13.4.2 Very High Speed AES Design -- 13.5 High-Speed AES Encryptor with Efficient Merging Techniques -- 13.5.1 The Integrated-BOX -- 13.5.2 Key Expansion Unit -- 13.5.3 The AES Encryptor with the Merging Technique -- 13.5.4 Results and Comparison -- 13.6 Conclusion -- References -- 14: Reconfigurable Architecture for Cryptography over Binary Finite Fields -- 14.1 Introduction -- 14.2 Background -- 14.2.1 Elliptic Curve Cryptography -- 14.2.2 Advanced Encryption Standard -- 14.2.3 Random Number Generators -- 14.3 Reconfigurable Processor -- 14.3.1 Processing Unit for Elliptic Curve Cryptography -- 14.3.2 Processing Unit for the AES -- 14.3.3 Random Number Generator -- 14.3.4 Microinstructions and Access Arbiter -- 14.4 Results -- 14.4.1 Individual Components -- 14.4.2 Complete Processor Evaluation -- 14.5 Conclusions -- References -- Index. | |
520 | |a "The book begins with an introduction of embedded computing systems, honing in on system on a chip (SoCs), multi-processor System-on-Chip (MPSoCs) and Network operation centers (NoCs). It covers on-chip integration of software and custom hardware accelerators, as well as fabric flexibility, custom architectures, and the multiple I/O standards that facilitate PCB integration. The second portion of the book focuses on the technologies associated with embedded computing systems. It also covers the basics of field-programmable gate array (FPGA), digital signal processing (DSP) and application-specific integrated circuit (ASIC) technology, architectural support for on-chip integration of custom accelerators with processors and O/S support for these systems. The third area focuses on architecture, testability and computer-aided design (CAD) support for embedded systems, soft processors, heterogeneous resources, on-chip storage. The final section covers software support, in particular O/S (linux, research and technology organization (RTO))"-- |c Provided by publisher. | ||
520 | |a "Presents a comprehensive coverage with extensive cross-referencing features"-- |c Provided by publisher. | ||
542 | |f Copyright © John Wiley & Sons |g 2013. | ||
588 | 0 | |a Print version record and CIP data provided by publisher. | |
650 | 0 | |a Embedded computer systems. |0 http://id.loc.gov/authorities/subjects/sh87006632. | |
650 | 7 | |a Embedded computer systems. |2 fast |0 (OCoLC)fst00908298. | |
700 | 1 | |a Iniewski, Krzysztof, |d 1960- |e editor. |0 http://id.loc.gov/authorities/names/n2007019278 |1 http://isni.org/isni/0000000114725019. | |
776 | 0 | 8 | |i Print version: |a Iniewski, Krzysztof. |t Embedded systems. |d Hoboken, New Jersey : John Wiley & Sons, Inc., [2012] |z 9781118352151 |w (DLC) 2012034412. |
856 | 4 | 0 | |u https://colorado.idm.oclc.org/login?url=https://onlinelibrary.wiley.com/doi/book/10.1002/9781118468654 |z Full Text (via Wiley) |
907 | |a .b122158878 |b 06-06-22 |c 05-19-22 | ||
998 | |a web |b 05-31-22 |c b |d b |e - |f eng |g nju |h 0 |i 1 | ||
907 | |a .b122158878 |b 06-01-22 |c 05-19-22 | ||
944 | |a MARS - RDA ENRICHED | ||
915 | |a - | ||
956 | |a Wiley Online Library eBooks | ||
956 | |b Wiley Online Library: Complete oBooks | ||
999 | f | f | |i 7e787916-58d3-5e42-8081-0f2784de57d4 |s 8b6a02d4-e61c-5fd3-8872-443c0a0e4557 |
952 | f | f | |p Can circulate |a University of Colorado Boulder |b Online |c Online |d Online |e TK7895.E42 |h Library of Congress classification |i web |n 1 |