Parallel Algorithms and Architectures for DSP Applications / edited by Magdy A. Bayoumi.
Over the past few years, the demand for high speed Digital Signal Proces sing (DSP) has increased dramatically. New applications in real-time image processing, satellite communications, radar signal processing, pattern recogni tion, and real-time signal detection and estimation require major impro...
Saved in:
Online Access: |
Full Text (via Springer) |
---|---|
Main Author: | |
Format: | eBook |
Language: | English |
Published: |
Boston, MA :
Springer US,
1991.
|
Series: | Springer International Series in Engineering and Computer Science, VLSI, Computer Architecture and Digital Signal Processing ;
149. |
Subjects: |
MARC
LEADER | 00000cam a2200000Mi 4500 | ||
---|---|---|---|
001 | b8005703 | ||
006 | m o d | ||
007 | cr ||||||||||| | ||
008 | 121227s1991 mau o 000 0 eng | ||
005 | 20240418145556.3 | ||
019 | |a 934970389 |a 968650759 |a 1242889645 |a 1243532911 |a 1244628828 | ||
020 | |a 9781461539964 |q (electronic bk.) | ||
020 | |a 146153996X |q (electronic bk.) | ||
020 | |z 9781461367864 | ||
020 | |z 1461367867 | ||
024 | 7 | |a 10.1007/978-1-4615-3996-4 | |
035 | |a (OCoLC)spr851731721 | ||
035 | |a (OCoLC)851731721 |z (OCoLC)934970389 |z (OCoLC)968650759 |z (OCoLC)1242889645 |z (OCoLC)1243532911 |z (OCoLC)1244628828 | ||
037 | |a spr978-1-4615-3996-4 | ||
040 | |a AU@ |b eng |e pn |c AU@ |d OCLCO |d OCLCQ |d GW5XE |d OCLCQ |d OCLCF |d UA@ |d COO |d OCLCQ |d EBLCP |d OCLCQ |d YDX |d UAB |d OCLCQ |d AU@ |d TKN |d LEAUB |d OCLCQ |d OCLCO | ||
049 | |a GWRE | ||
050 | 4 | |a TK7888.4 | |
100 | 1 | |a Bayoumi, Magdy A. | |
245 | 1 | 0 | |a Parallel Algorithms and Architectures for DSP Applications / |c edited by Magdy A. Bayoumi. |
260 | |a Boston, MA : |b Springer US, |c 1991. | ||
300 | |a 1 online resource (xiii, 283 pages) | ||
336 | |a text |b txt |2 rdacontent. | ||
337 | |a computer |b c |2 rdamedia. | ||
338 | |a online resource |b cr |2 rdacarrier. | ||
490 | 1 | |a The Springer International Series in Engineering and Computer Science, VLSI, Computer Architecture and Digital Signal Processing, |x 0893-3405 ; |v 149. | |
505 | 0 | |a 1. Parallel Architectures for Iterative Image Restoration -- 2. Perfect Shuffle Communications in Optically Interconnected Processor Arrays -- 3. Experiments with Parallel Fast Fourier Transforms -- 4. Fault-Tolerance for Parallel Adaptive Beamforming -- 5. Parallel Computation of Fan Beam Back-Projection Reconstruction Algorithm in Computed Tomography -- 6. Affine Permutations of Matrices on Mesh-Connected Arrays -- 7. Architectures for Statically Scheduled Dataflow -- 8. Design of Asynchronous Parallel Architectures -- 9. Implementation of Multilayer Neural Networks on Parallel Programmable Digital Computers -- 10. Implementation of Sparse Neural Networks on Fixed Size Arrays. | |
520 | |a Over the past few years, the demand for high speed Digital Signal Proces sing (DSP) has increased dramatically. New applications in real-time image processing, satellite communications, radar signal processing, pattern recogni tion, and real-time signal detection and estimation require major improvements at several levels; algorithmic, architectural, and implementation. These perfor mance requirements can be achieved by employing parallel processing at all levels. Very Large Scale Integration (VLSI) technology supports and provides a good avenue for parallelism. Parallelism offers efficient sohitions to several problems which can arise in VLSI DSP architectures such as: 1. Intermediate data communication and routing: several DSP algorithms, such as FFT, involve excessive data routing and reordering. Parallelism is an efficient mechanism to minimize the silicon cost and speed up the pro cessing time of the intermediate middle stages. 2. Complex DSP applications: the required computation is almost doubled. Parallelism will allow two similar channels processing at the same time. The communication between the two channels has to be minimized. 3. Applicatilm specific systems: this emerging approach should achieve real-time performance in a cost-effective way. 4. Testability and fault tolerance: reliability has become a required feature in most of DSP systems. To achieve such property, the involved time overhead is significant. Parallelism may be the solution to maintain ac ceptable speed performance. | ||
650 | 0 | |a Engineering. | |
650 | 0 | |a Computer science. | |
650 | 0 | |a Computer engineering. | |
650 | 0 | |a Systems engineering. | |
650 | 7 | |a Computer engineering. |2 fast |0 (OCoLC)fst00872078. | |
650 | 7 | |a Computer science. |2 fast |0 (OCoLC)fst00872451. | |
650 | 7 | |a Engineering. |2 fast |0 (OCoLC)fst00910312. | |
650 | 7 | |a Systems engineering. |2 fast |0 (OCoLC)fst01141455. | |
776 | 0 | 8 | |i Print version: |z 9781461367864. |
830 | 0 | |a Springer International Series in Engineering and Computer Science, VLSI, Computer Architecture and Digital Signal Processing ; |v 149. | |
856 | 4 | 0 | |u https://colorado.idm.oclc.org/login?url=https://link.springer.com/10.1007/978-1-4615-3996-4 |z Full Text (via Springer) |
907 | |a .b80057032 |b 11-22-21 |c 06-01-15 | ||
998 | |a web |b - - |c f |d b |e - |f eng |g mau |h 0 |i 1 | ||
915 | |a M | ||
956 | |a Springer e-books | ||
956 | |b Springer Nature - Springer Book Archive - Springer Engineering | ||
956 | |a Engineering | ||
956 | |a Springer e-books: Archive | ||
999 | f | f | |i 2b99049d-9cff-5bb0-9d47-74acd5eea792 |s 94492c41-18d2-5b0f-929e-ed9d8516ee87 |
952 | f | f | |p Can circulate |a University of Colorado Boulder |b Online |c Online |d Online |e TK7888.4 |h Library of Congress classification |i Ebooks, Prospector |n 1 |